# EE 705: VLSI DESIGN LAB 2025 PROJECT- UART-LITE MODULE

#### TAs: Shahrukh + Harshitha

#### Note:

- 1. Submission is **only** through Moodle in the form of a PDF file upload.
- 2. Keep the port names and module names as mentioned in the question (including the case—whatever is capital must be capital & whatever is small must be small).
- 3. Code must be in **Verilog**(case-sensitive).
- 1) Design the uart module (module name: **uart\_lite**) for a RISCV processor, that comprises of the following ports:
  - a. Input Ports:
    - i. clk i: Clock signal for uart.
    - ii. rst i: Synchronous Active high Reset
    - iii. cfg awvalid i: Valid Address signal requires for Handshaking to enable write
    - iv. cfg\_awaddr\_i: Address of particular buffer to be written. (Some default value of address as flag to choose Tx-Mode, Rx-Mode, status and Control.)
    - v. cfg\_wvalid\_i : Unused Signal, Keep it for Uniformity.
    - vi. cfg\_wdata\_i : Configuration data and actual data to be sent by UART.
    - vii. cfg\_wstrb\_i: Unused Signal, Keep it for Uniformity.
    - viii. cfg\_bready\_i : For Hanshaking of response channel similar to AXI response channel.(you don't need to check error of response channel. le. cfg\_bresp\_o is always zero for simpilicity.)
      - ix. cfg arvalid i: Handshaking signal to enable read and also affects cfg awready o.
      - x. cfg araddr i: Address of particular buffer to be read.
      - xi. cfg\_rready\_i: Handshaking signal required for read and also affects r\_valid.
    - xii. rx\_i: UART serially received message input.
  - b. Output Ports:
    - i. cfg\_awready\_o: Handshaking signal required for write Enable and also affects cfg\_wready\_o.
    - ii. cfg\_wready\_o: Handshaking signal required for write data.(core requires this.)
    - iii. cfg bvalid o: Handshaking signal required for write response channel.
    - iv. cfg\_bresp\_o: Response of write response channel.(keep it 2'b0)
    - v. cfg\_arready\_o: Handshaking Signal for Read Address.( keep it low when cfg\_rvalid\_o is high)
    - vi. cfg rvalid o: Handshaking signal for Read Data.
    - vii. cfg rdata o: Data read from configuration buffers.
    - viii. cfg rresp o: Signal to tell read response is OK. (keep it 2'b0)
    - ix. tx o: UART serially Transmitted message output.
    - x. intr\_o: Interrupt to generate after Successful Completion and if Receiver is ready to receive.

- 2) Functional Description of the UART-Lite module:
  - a. Read about UART communication Protocol(see link). Ports description is Similar to AXI.(It will be better if You read AXI first then UART.
  - b. IT has configuration Buffers {ULITE\_RX, ULITE\_TX, ULITE\_STATUS, ULITE\_CONTROL}. These buffer are handled by core and on the basis of these Values UART performs its Operation.
  - c. First of Handle read enable and write enable signals.
  - d. When cfg\_araddr\_i is `ULITE\_RX and read\_en\_w is high It is in RX-mode and gets reset.( reset data state).
  - e. When cfg\_awaddr\_i is `ULITE\_TX and write\_en\_w is high, it will Buffer the data(msg) to transmit.
  - f. When cfg\_awaddr\_i is `ULITE\_STATUS it is only important to read the current status of required flag or control signals.
  - g. When cfg\_awaddr\_i is `ULITE\_CONTROL it writes the cfg\_wdata\_i on ulite\_control\_rst\_tx and ulite\_control\_rst\_rx.
- 3) Make a test bench to test the complete module, showing all the input and output signals properly
- 4) The Hardware needs to be tested on FPGA using VIO and ILA.
- 5) Ensure that your complete module is compliant with RISCV ISA (RV32I)
- 6) Draw a block diagram. It should clearly represent how the integration of the UART-Lite module will happen with the other modules.

## **Understanding the UART Lite Register Definitions**

Here's a breakdown of the **UART Lite** registers and their functions:

## 1. ULITE RX (Receive Register)

- Address: 0x00
- Bits [7:0] (ULITE\_RX\_DATA) → Holds received data (8-bit).
- Read this register to get received data from the RX FIFO.

## 2. ULITE TX (Transmit Register)

- Address: 0x04
- Bits [7:0] (ULITE\_TX\_DATA) → Holds data to be transmitted (8-bit).
- Write data to this register to send it via UART.

## 3. ULITE STATUS (Status Register)

- Address: 0x08
- Bit 4 (ULITE STATUS IE) → Interrupt Enable Status.
- Bit 3 (ULITE STATUS TXFULL) → TX FIFO full.
- Bit 2 (ULITE STATUS TXEMPTY) → TX FIFO empty.
- Bit 1 (ULITE STATUS RXFULL) → RX FIFO full.
- Bit 0 (ULITE STATUS RXVALID) → RX FIFO has valid data.

## 4. ULITE CONTROL (Control Register)

- Address: 0x0C
- Bit 4 (ULITE\_CONTROL\_IE) → Enable UART interrupts.
- Bit 1 (ULITE\_CONTROL\_RST\_RX) → Reset RX FIFO.

• **Bit 0 (ULITE\_CONTROL\_RST\_TX)** → Reset TX FIFO.

# Here is an Example to used definition:

```
`define ULITE CONTROL 8'hc
`define ULITE_CONTROL_IE
`define ULITE CONTROL IE DEFAULT 0
`define ULITE CONTROL IE B
`define ULITE CONTROL IE T
                              4
`define ULITE CONTROL IE W
                               1
`define ULITE CONTROL IE R
                              4:4
`define ULITE CONTROL RST RX
                               1
`define ULITE CONTROL RST RX DEFAULT 0
`define ULITE_CONTROL_RST_RX_B
`define ULITE CONTROL RST RX T
                                   1
`define ULITE CONTROL RST RX W
                                    1
`define ULITE CONTROL RST RX R
                                   1:1
`define ULITE CONTROL RST TX
`define ULITE_CONTROL_RST_TX_DEFAULT 0
`define ULITE CONTROL RST TX B
                                   0
`define ULITE CONTROL RST TX T
                                   0
`define ULITE CONTROL RST TX W
                                    1
`define ULITE CONTROL RST TX R
                                   0:0
```

## **ADDITIONAL Materials and Hints:**

- a. <a href="https://www.youtube.com/watch?v=sTHckUyxwp8">https://www.youtube.com/watch?v=sTHckUyxwp8</a>
- b. cs.sfu.ca/~ashriram/Courses/CS295/assets/notebooks/RISCV/RISCV CARD.pdf
- c. Include this in your code:

```
module uart lite
  // Inputs
  input
             clk i
  input,
             rst i
  input,
             cfg awvalid i
  input [31:0] cfg_awaddr_i,
  ,input
             cfg wvalid i
  ,input [31:0] cfg_wdata_i
  input [3:0] cfg wstrb i
             cfg bready i
  ,input
  ,input
             cfg_arvalid_i
  ,input [31:0] cfg_araddr_i
             cfg_rready_i
  ,input
  ,input
             rx_i
```

```
// Outputs
                 cfg awready o
     output,
                 cfg_wready_o
     output,
     output,
                 cfg bvalid o
     ,output [1:0] cfg_bresp_o
     output,
                 cfg_arready_o
                 cfg_rvalid_o
     output,
     ,output [31:0] cfg_rdata_o
     ,output [1:0] cfg_rresp_o
     output,
                 tx_o
     output,
                 intr o
   );
   //This always block can be part of UART-Lite, It is given for your understanding.
always @( *)
begin
  data_r = 32'b0;
  case (cfg araddr i[7:0])
  `ULITE RX:
  begin
    data r['ULITE RX DATA R] = ulite rx data in w; //msg data coming serially
  end
  `ULITE STATUS:
  begin
    data_r[`ULITE_STATUS_IE_R] = ulite_status_ie_in_w;
    data r['ULITE STATUS TXFULL R] = ulite status txfull in w;
    data_r[`ULITE_STATUS_TXEMPTY_R] = ulite_status_txempty_in_w;
    data_r[`ULITE_STATUS_RXFULL_R] = ulite_status_rxfull_in_w;
    data r['ULITE STATUS RXVALID R] = ulite status rxvalid in w;
  end
  `ULITE CONTROL:
  begin
    data r['ULITE CONTROL IE R] = ulite control ie q;
  end
  default : data r = 32'b0;
  endcase
   end
```

